# **Three Approaches for Nanopatterning**

- Lithography
  - allows the design of arbitrary pattern geometry
  - but maybe high cost and low throughput
- Self-Assembly
  - offers high throughput and low cost
  - but limited selections in pattern geometry
  - random locations and multidomain lattice
- Combination of lithography and self-assembly
  - offer the best of both worlds
  - add intelligent guiding



### Guiding Self-Assembly by Wetting



**PS-b-PMMA** 

Yang, Peters, Nealey, Solak, Cerrina, Macromol., 33, 9575-9582 (2000).

### **Colloidal Particle Self-Assembly**



### **Electrodeposition of Colloidal Crystals**



Kumacheva, Golding, Allard, and Sargent, Adv. Mater., **14**, 221-224 (2002)

### **On-chip Assembly of Colloidal Crystal**





Grain-sizes 1 mm - 1 cm(10 - 100 x better than sedimented opals)

(110) orientation preferred

d = 855 nm lattice: FCC

### **Colloidal Deposition onto Charged Surface**









Aizenberg, Braun, and Wiltzius, Phys. Revright R., **84**, **2997** – 3000 (2000)

# **Sumary Colloidal Crystallization**

- Colloidal crystallization can be used to grow photonic crystals with good long-range order.
- Physical and chemical templating can lead to improved local order and selective crystallization

Future:

Use charge templating to seed first layer of deposition and then grow crystal of preferred orientation

# Lithography-Induced Self-Assembly (LISA) 1. Spin polymer HOMOPOLYMER Si SUBSTRATE

2. Place a mask with spacers



3. Heat, induce self-assembly



S.Y. Chou and L. Zhuang, J. Vac. Sci. & Technol, B17, 3197 (1999)







### **LISA Formed Under a Flat Mask**





# LISA with a Triangle Mask Pattern



### Mask

### **PMMA LISA**



NanoStructure Laboratory

# LISA with a Triangle Mask Pattern



### Lithographically-Induced Self-Assembly (LISA) under a Square Mask-Pattern



# LISA Using a Line Mask Pattern





NanoStructure Laboratory

### **Observed Dynamic Behavior of LISA Formation**





PRINCETON UNIVERSITY

### **Observed Dynamic Behavior of LISA Formation**

0



(a) 0 sec



(e) 27:01



(i) 1:35:12



(b) 9 sec



(c) 58 sec





•



(g) 49:47









(k) 2:05:29





Copyright © S.Y. Chou

(I) 2:12:03 NanoStructure Laboratory PRINCETON UNIVERSITY

# 5×5 PMMA LISA Pillar Array Under a Square Mask Pattern





Copyright © S.Y. Chou

NanoStructure Laboratory

### Self-aligned Self-assembly (SALSA) of Random-Access Electronic Devices





# Self-aligned Self-assembly (SALSA) of PMMA Pillars Array between Word-lines and Bit lines





### Self-aligned Self-assembly (SALSA) of PMMA pillars **On SiO2 Grating Substrate with SiO2 Grating Mask**



# **Random Accessible Capacitor Array**



# Etching

- Wafer cleaning and preparation
- Chemical etching
- Sputter etching
- Chemical assisted ion etching
- Reactive ion etching (RIE)

# Reactive Ion Etching (RIE)

- Anisotropic
- Good selectivity (not as good as plasma etching)
- Advantages over wet chemical etching
  - Better anisotropy
    - steeper sidewalls
  - Less undercutting of structures
  - Easier to control

# Anisotropy, Undercutting, and Selectivity



# **RIE Parameters**

- Etch gas
  - O<sub>2</sub>, CHF<sub>3</sub>, SF<sub>6</sub>, CF<sub>4</sub>, Ar
- Gas flow rate (sccm)
- RF power
  - ~50-200 W
- Pressure
  - Need low pressure; ~10-100 mtorr
    - Increases anisotropy
- Etch rate (nm/min)





#### D: 40 nm, h: 1475 nm







Morton and Chou to be published

### Nanonex: Industrial Turn-Key Nanoimprint Solution



Nanonex

### Nanonex Current Products (I): NIL Machine Series

#### Nanonex-1000

- Thermal plastic resists
- no alignment
- sub-60 sec/wafer
- 2", 4", 6", and 8" wafers
- opto, displays, bio, data storage, materials, ..., appls



#### Nanonex-2000

- Both thermal-plastic & photo-curable resists
- alignment upgradable
- sub-60 sec/wafer
- 2", 4", 6", and 8" wafers
- opto, displays, bio, data storage, materials, ..., appls



#### Nanonex-3000

• Photo curable resists

Nanonex

- precision alignment
- single wafer or step-repeat
- sub-60 sec/wafer\*
- 2", 4", 6", and 8" wafers
- micro-wave, opto, displays, bio, data storage, materials, ..., appls



### Nanonex Current Products (II): Resists Series



#### NXR-1000 Series Thermal Resist

- fast respond time
- excellent flowbility
- spinning
- drop on Demand
- 4 products



### NXR-2000 Series UV Curable Resist (Top)

- fast response time
- excellent flowbility
- Spinning
- drop on Demand
- 5 products



#### Additional new materials for direct imprinting

#### NXR-3000 Series Under Layer Resists

- good lift-off properties
- good etching resists
- Spinning
- 4 products



Chou, US Pat 5,772,905, 6,309,580, APL, Vol. 67, 3114 (1995); Science, Vol. 272, 85 (1996)



LEARN MORE AT

Nanonex Corporation 1 Deer Park Drive, Suite O CopyMightu@J@:\von@h08852 732-355-1600  $80 \\ \text{The specifications may be updated without notice.}$ 



Nanonex offers a variety of NIL masks with periodic patterns of pitch 200 nm and 300 nm, and will assist customers to NIL mask vendors for masks with arbitrary pattern shapes.





- •Masks with periodic 1D or 2D patterns
- •Custom mask services available
- •Assistance to other mask houses

Shipped around globe

### Nanonex Current Products (IV): Process & Applications







**T-Gates for MMICs** 



**Microlens Array** 



60 nm channel MOSFETs on 4" wafer

### Problems in Solid Parallel-Plate Press (SPP) -- Poor uniformity, Low-yield, Poor alignment, Damage to mold, and Large thermal mass (Long T-NIL time)







Chou, US Patent 6,482,742

Nanone

Comparison of Pressure Distributions Over 4-inch Wafers Pressed by Parallel Plates and Nanonex's Air-Cushion Press (ACP)



#### Pressure-Color Chart







### **Conventional Parallel Plates Press**

- Applied pressure: 200 psi (1.38MP)
- Actual pressure on the sample varying from <75 psi to >350 psi
- Over 5 times differences in pressure

#### Nanonex ACP

- Applied pressure: 200 psi
- Actual pressure is 200 psi uniform over the entire wafer

Courtesy of H.GAO, NSL, Princeton Univ. Nano Lett. 2006





Nominal Pressure: 1.38 MPa (200 psi)

# For Dust Between Wafer and Mold, ACP Performs Order of Magnitude Better Than SPP





Nominal Pressure: 1.38 MPa (200 psi)